Spedizione gratuita con Packeta per un prezzo superiore a 79.99 €
BRT 7.99 Punto BRT 7.99 DHL 7.99 HR Parcel 7.49 GLS 3.99

High-Speed Clock Network Design

Lingua IngleseInglese
Libro In brossura
Libro High-Speed Clock Network Design Qing K. Zhu
Codice Libristo: 01423639
Casa editrice Springer, Berlin, novembre 2009
High-Speed Clock Network Design is a collection of design concepts, techniques and research works fr... Descrizione completa
? points 522 b
220.93
Magazzino esterno Inviamo tra 6-8 giorni

30 giorni per il reso


Potrebbe interessarti anche


Garfieldova show č.1 Jim Davis / Rigido
common.buy 6.84
Reducing the Risks for Substance Abuse Raymond P. Daugherty / In brossura
common.buy 72.67
Der Gärtner und das schöne Biest Reinhard Rosenau / In brossura
common.buy 8.55
Finanzierung durch die Weltbank. Matthias Mosler / In brossura
common.buy 62.29
24er Pekingform Taijiquan by Stefan Wahle Stefan Wahle / In brossura
common.buy 20.54
Kreditrisikotransfer - Fluch oder Segen? Raphael Klein / In brossura
common.buy 68.50
Geotechnical Modelling David Muir Wood / In brossura
common.buy 102.86
Zwange abschalten mit Quantenenergie Wolfgang Zimmer / In brossura
common.buy 14.87

High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters.High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters as follows. Chapter 1 provides an overview to the design of clock networks. Chapter 2 specifies the timing requirements in digital design. Chapter 3 shows the circuits of sequential elements including latches and flip-flops. Chapter 4 describes the domino circuits, which need special clock signals. Chapter 5 discusses the phase-locked loop (PLL) and delay-locked loop (DLL), which provide the clock generation and de-skewing for the on-chip clock distribution. Chapter 6 summarizes the clock distribution techniques published in the state-of-the-art microprocessor chips. Chapter 7 describes the CAD flow on the clock network simulation. Chapter 8 gives the research work on low-voltage swing clock distribution. Chapter 9 explores the possibility of placing the global clock tree on the package layers. Chapter 10 shows the algorithms of balanced clock routing and wire sizing for the skew minimization. Chapter 11 shows a commercial CAD tool that deals with clock tree synthesis in the ASIC design flow. The glossary is attached at the end of this book. The clock network design is still a challenging task in most high-speed VLSI chips, since the clock frequency and power consumption requirements are increasingly difficult to meet for multiple clock networks on the chip. Many research works and industry examples will be shown in this area to continually improve the clock distribution networks for future high-performance chips.

Regala questo libro oggi stesso
È facile
1 Aggiungi il libro al carrello e scegli la consegna come regalo 2 Ti invieremo subito il buono 3 Il libro arriverà all'indirizzo del destinatario

Accesso

Accedi al tuo account. Non hai ancora un account Libristo? Crealo ora!

 
obbligatorio
obbligatorio

Non hai un account? Ottieni i vantaggi di un account Libristo!

Con un account Libristo, avrai tutto sotto controllo.

Crea un account Libristo