Spedizione gratuita con Packeta per un prezzo superiore a 79.99 €
BRT 7.99 Punto BRT 7.99 DHL 7.99 HR Parcel 7.49 GLS 3.99

Functional Verification of Programmable Embedded Architectures

Lingua IngleseInglese
Libro In brossura
Libro Functional Verification of Programmable Embedded Architectures Nikil D Dutt
Codice Libristo: 09165432
Casa editrice Springer-Verlag New York Inc., dicembre 2014
It is widely acknowledged that the cost of validation and testing comprises a s- nificant percentage... Descrizione completa
? points 339 b
143.32
Magazzino esterno in piccole quantità Inviamo tra 13-16 giorni

30 giorni per il reso


Potrebbe interessarti anche


Daily Geography Practice Grade 5: EMC 3714 Sandi Johnson / In brossura
common.buy 29.96
Just Poems Larry Logan / Rigido
common.buy 30.07
El doctor Néctor y el misterio en el Museo Romano LUISA VILLAR LIEBANA / In brossura
common.buy 14.44
When Homosexuality Invades the Family Ruth Ann Bruce / In brossura
common.buy 20.22
Tall Cotton Gang Trilogy Bernard Baker / Rigido
common.buy 41.20
Sitana John Adye / Rigido
common.buy 49.66
Rembrandt und seine Zeitgenossen Wilhelm Von Bode / In brossura
common.buy 53.62
Defining and Achieving Decisive Victory Strategic Studies Institute / In brossura
common.buy 24.93
Corniche Kennedy Maylis Kerangal / In brossura
common.buy 12.73
From a Far Country Catharine Randall / In brossura
common.buy 41.09
Glossary to the Poetic Edda Beatrice La Farge / In brossura
common.buy 45.91
Soziale Innovationen in Berlin-Moabit Anika Noack / In brossura
common.buy 85.52

It is widely acknowledged that the cost of validation and testing comprises a s- nificant percentage of the overall development costs for electronic systems today, and is expected to escalate sharply in the future. Many studies have shown that up to 70% of the design development time and resources are spent on functional verification. Functional errors manifest themselves very early in the design flow, and unless they are detected up front, they can result in severe consequence- both financially and from a safety viewpoint. Indeed, several recent instances of high-profile functional errors (e. g. , the Pentium FDIV bug) have resulted in - creased attention paid to verifying the functional correctness of designs. Recent efforts have proposed augmenting the traditional RTL simulation-based validation methodology with formal techniques in an attempt to uncover hard-to-find c- ner cases, with the goal of trying to reach RTL functional verification closure. However, what is often not highlighted is the fact that in spite of the tremendous time and effort put into such efforts at the RTL and lower levels of abstraction, the complexity of contemporary embedded systems makes it difficult to guarantee functional correctness at the system level under all possible operational scenarios. The problem is exacerbated in current System-on-Chip (SOC) design meth- ologies that employ Intellectual Property (IP) blocks composed of processor cores, coprocessors, and memory subsystems. Functional verification becomes one of the major bottlenecks in the design of such systems.

Accesso

Accedi al tuo account. Non hai ancora un account Libristo? Crealo ora!

 
obbligatorio
obbligatorio

Non hai un account? Ottieni i vantaggi di un account Libristo!

Con un account Libristo, avrai tutto sotto controllo.

Crea un account Libristo