Spedizione gratuita con Packeta per un prezzo superiore a 79.99 €
BRT 7.99 Punto BRT 7.99 DHL 7.99 HR Parcel 7.49 GLS 3.99

Design of Very High-Frequency Multirate Switched-Capacitor Circuits

Lingua IngleseInglese
Libro Rigido
Libro Design of Very High-Frequency Multirate Switched-Capacitor Circuits U. Seng-Pan
Codice Libristo: 01381376
Casa editrice Springer-Verlag New York Inc., ottobre 2005
Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corr... Descrizione completa
? points 339 b
143.32
Magazzino esterno in piccole quantità Inviamo tra 13-16 giorni

30 giorni per il reso


Potrebbe interessarti anche


I MIGLIORI IN PREPARAZIONE
Focke Wulf FW190 Volume 1: 1938-43 Richard Smith / Rigido
common.buy 64.64
Getting Started with FortiGate Fabrizio Volpe / In brossura
common.buy 41.31
Festigkeitsberechnung Siegfried Schwaigerer / Rigido
common.buy 451.71
Common Interests, Uncommon Goals Vandra Masemann / Rigido
common.buy 220.39
IN PREPARAZIONE
Mythematics and Extropy Boleslaw Lesmían / Rigido
common.buy 51.58
Philosophy Reader from the Circle of Miskawayh Elvira Wakelnig / Rigido
common.buy 188.28
Germany in Central America Thomas D Schoonover / In brossura
common.buy 49.02
Apple Cider Vinegar For Health Britt Brandon / In brossura
common.buy 12.62
Allgemeine bei Locke Rainer Specht / Rigido
common.buy 347.56
Bildung und Sozialordnung. / In brossura
common.buy 36.49

Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed:-Optimum circuit architecture tradeoff analysis-Simple speed and power trade-off analysis of active elements-High-order filtering response accuracy with respect to capacitor-ratio mismatches-Time-interleaved effect with respect to gain and offset mismatch-Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding-Stage noise analysis and allocation scheme-Substrate and supply noise reduction-Gain-and offset-compensation techniques-High-bandwidth low-power amplifier design and layout-Very low timing-skew multiphase generationTwo tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.

Regala questo libro oggi stesso
È facile
1 Aggiungi il libro al carrello e scegli la consegna come regalo 2 Ti invieremo subito il buono 3 Il libro arriverà all'indirizzo del destinatario

Accesso

Accedi al tuo account. Non hai ancora un account Libristo? Crealo ora!

 
obbligatorio
obbligatorio

Non hai un account? Ottieni i vantaggi di un account Libristo!

Con un account Libristo, avrai tutto sotto controllo.

Crea un account Libristo