Spedizione gratuita con Packeta per un prezzo superiore a 79.99 €
BRT 7.99 Punto BRT 7.99 DHL 7.99 HR Parcel 7.49 GLS 3.99

Systolic Array Optimizing Compiler

Lingua IngleseInglese
Libro In brossura
Libro Systolic Array Optimizing Compiler Monica S. Lam
Codice Libristo: 02179909
Casa editrice Springer-Verlag New York Inc., ottobre 2011
This book is a revision of my Ph. D. thesis dissertation submitted to Carnegie Mellon University in... Descrizione completa
? points 339 b
143.32
Magazzino esterno in piccole quantità Inviamo tra 13-16 giorni

30 giorni per il reso


Potrebbe interessarti anche


Around the World in 80 Days Jules Verne / In brossura
common.buy 8.12
Legendary Amplifiers Robert Glückshöfer / Rigido
common.buy 49.12
Economic Methodology Harro Maas / In brossura
common.buy 103.93
EU-Osterweiterung und Arbeitsmarkt Stefan Schmid / In brossura
common.buy 142.57
Cleek, the Master Detective Thomas W. Hanshew / In brossura
common.buy 42.70
Bayerische Weiberwirtschaften Hannelore Fisgus / Rigido
common.buy 23.22
Life On the Plains of the Pacific. oregon Gustavus Hines / In brossura
common.buy 43.66
Die Auer Fibel 1 / Foglio
common.buy 16.37
Abnehmen mit Obeldicks und Optimix Thomas Reinehr / In brossura
common.buy 18.51
Feldzug von 1815 in Frankreich Carl von Clausewitz / In brossura
common.buy 46.12
Geschichte Der Kreuzzuge Johann Sporschil / In brossura
common.buy 115.70

This book is a revision of my Ph. D. thesis dissertation submitted to Carnegie Mellon University in 1987. It documents the research and results of the compiler technology developed for the Warp machine. Warp is a systolic array built out of custom, high-performance processors, each of which can execute up to 10 million floating-point operations per second (10 MFLOPS). Under the direction of H. T. Kung, the Warp machine matured from an academic, experimental prototype to a commercial product of General Electric. The Warp machine demonstrated that the scalable architecture of high-peiformance, programmable systolic arrays represents a practical, cost-effective solu tion to the present and future computation-intensive applications. The success of Warp led to the follow-on iWarp project, a joint project with Intel, to develop a single-chip 20 MFLOPS processor. The availability of the highly integrated iWarp processor will have a significant impact on parallel computing. One of the major challenges in the development of Warp was to build an optimizing compiler for the machine. First, the processors in the xx A Systolic Array Optimizing Compiler array cooperate at a fine granularity of parallelism, interaction between processors must be considered in the generation of code for individual processors. Second, the individual processors themselves derive their performance from a VLIW (Very Long Instruction Word) instruction set and a high degree of internal pipelining and parallelism. The compiler contains optimizations pertaining to the array level of parallelism, as well as optimizations for the individual VLIW processors.

Regala questo libro oggi stesso
È facile
1 Aggiungi il libro al carrello e scegli la consegna come regalo 2 Ti invieremo subito il buono 3 Il libro arriverà all'indirizzo del destinatario

Accesso

Accedi al tuo account. Non hai ancora un account Libristo? Crealo ora!

 
obbligatorio
obbligatorio

Non hai un account? Ottieni i vantaggi di un account Libristo!

Con un account Libristo, avrai tutto sotto controllo.

Crea un account Libristo